

**UE19CS252** 

Dr. D. C. Kiran

Department of Computer Science and Engineering



# **Unit 4: Cache Optimization**

Dr. D. C. Kiran

Department of Computer Science and Engineering

## Syllabus

**Unit 1: Basic Processor Architecture and Design** 

**Unit 2: Pipelined Processor and Design** 

**Unit 3: Memory** 

**Unit 4: Input/Output Device Design** 

<del>3 C</del>

**Introduction to Cache Optimization** 

Recuse Miss Rate

**Reduce Miss Penalty** 

4<sup>th</sup> Optimization: Multilevel Caches to Reduce Miss Penalty

5<sup>th</sup> Optimization: Giving priority to Read misses over Write misses to

reduce miss penalty

#### **Unit 5: Advanced Architecture**



What is the Problem?

**AMAT** = Hit time + Miss rate x Miss penalty



- Reducing Miss penalty is also important similar to Reducing miss rate.
- •The performance gap between processor & memory raises a question:
  - —Should I make the cache faster to keep the pace with the speed of the processor? Or
  - –Make the cache larger to overcome the widening gap between the processor & the main memory?



#### What is the Problem?

- •Answer for these questions is to do both.
  - -Adding another level of cache between memory & original cache simplifies the decision.
- •First level cache can be small enough to match the clock cycle time of the processor.
- •Second level cache be can be large enough to capture many accesses that would go to main memory, thus reducing miss penalty.





4<sup>th</sup> Optimization: Multilevel Caches to Reduce Miss Penalty

# AMAT? For two Level Cache



•The original formula is:

AMAT = Hit Time<sub>L1</sub> + Miss Rate<sub>L1</sub> x Miss Penalty<sub>L1</sub>

Miss in Level 1 Cache, leads to access data from Level 2 cache

Miss Penalty<sub>L1</sub> = Hit Time<sub>L2</sub> + Miss Rate<sub>L2</sub> x Miss Penalty<sub>L2</sub>

- Hit Time<sub>12</sub>= Item found in the Level 2 Cache
- Miss Rate<sub>L2</sub>= How frequently element not found in Level 2
   Cache
- Miss Penalty<sub>12</sub> = Extra time spent to bring item from RAM.

4<sup>th</sup> Optimization: Multilevel Caches to Reduce Miss Penalty

## **AMAT? For two Level Cache**



AMAT = Hit Time<sub>L1</sub> + Miss Rate<sub>L1</sub> x [Hit Time<sub>L2</sub> + Miss Rate<sub>L2</sub> x Miss Penalty<sub>L2</sub>]

4<sup>th</sup> Optimization: Multilevel Caches to Reduce Miss Penalty





What is Miss Rate of Level 1 Cache? 40/1000

What is Miss Rate of Level 2 Cache? 20/1000 or 20/40



4<sup>th</sup> Optimization: Multilevel Caches to Reduce Miss Penalty

#### **Local miss rate:**

•The number of misses in the cache divided by the total number of memory accesses to this cache.

Ex: For first level cache it is, Miss Rate<sub>L1</sub> (40/1000)

For second level cache it is, Miss Rate<sub>L2</sub> (20/40)

#### **Global miss rate:**

•The number of misses in the cache divided by the total number of memory accesses generated by the processor.

Ex: Global miss rate for level1 cache is still Miss Rate<sub>L1</sub> (40/1000) but, for level2 cache it is: Miss Rate<sub>L1</sub> x Miss Rate<sub>L2</sub>  $(40/1000) \times (20/40) = (20/1000)$ 



## 4<sup>th</sup> Optimization: Multilevel Caches to Reduce Miss Penalty

Suppose that in 1000 memory references there are 40 misses in the first level cache and 20 misses in the second –level cache. **What are the various miss rates?** 

Assume the miss penalty from the L2 cache to memory is 200 clock cycles, the hit time of the L2 cache is 10 clock cycles, hit time for L1 cache is 1 clock cycle.

#### What is the average memory access time?

#### Solution:

The Miss rate [global & local] for the 1<sup>st</sup> level cache is 40/1000 = 4%The local miss rate for 2<sup>nd</sup> Level cache is 20/40 = 50%The Global miss rate of 2<sup>nd</sup> Level cache is 20/1000 = 2%

AMAT = Hit Time<sub>L1</sub> + Miss Rate<sub>L1</sub> x [Hit Time<sub>L2</sub> + Miss Rate<sub>L2</sub> x Miss Penalty<sub>L2</sub>]



#### **Average Memory Stalls Per Instruction**



Average Memory Stalls Per instruction =  $(AMAT - Hit time_{L1})$  x Average # of memory references per instruction

or

Average memory stalls per instruction = Misses per instruction | x Hit time<sub>12</sub> + Misses per instruction | x Miss Penalty<sub>12</sub>

or

Average memory stalls per instruction = (Miss Rate  $_{L1}$  x Hit time $_{L2}$  + Miss Rate  $_{L2}$  x Miss Penalty  $_{L2}$ ) \*Memory Reference per Instruction

or

Average memory stalls per instruction = (Miss Rate  $_{L1}$  x Miss Penalty  $_{L1}$  + Miss Rate  $_{L2}$  x Miss Penalty  $_{L2}$ )\* Memory Reference per Instruction

#### Reference

#### **Average Memory Stalls Per Instruction**

Suppose that in 1000 memory references there are 40 misses in the first level cache and 20 misses in the second –level cache. **What are the various miss rates?** 

Assume the miss penalty from the L2 cache to memory is 200 clock cycles, the hit time of the L2 cache is 10 clock cycles, hit time for L1 cache is 1 clock cycle and there are 1.5 memory references per instruction.

What is the Average Stall Cycles Per Instruction?

#### **Solution:**

# of misses per instruction = 
$$\frac{\text{# of memory references}}{\text{# of memory references per instructions}} = \frac{1000}{1.5} = 667 \text{ ins.}$$

Thus, for L1 cache,

# misses for 40 memory accesses for 1000 instructions =  $40 \times 1.5 = 60$  misses and for 20 misses for L2 cache it is  $1.5 \times 20 = 30$  misses.



#### **Average Memory Stalls Per Instruction**



Average memory stalls per instruction = Misses per instruction  $_{L1}x$  Hit time $_{L2}$  + Misses per instruction  $_{L2}x$  Miss Penalty  $_{L2}$ 

- $= (60/1000) \times 10 + (30/1000) \times 200$
- $= 0.06 \times 10 + 0.03 \times 200 = 0.06 + 6$
- = 6.6 clock cycles.

or

Average memory stalls per instruction =  $(AMAT - Hit time_{L1}) \times Memory references per instruction$ =  $(5.4 - 1.0) \times 1.5 = 6.6$  clock cycles.

or

Average memory stalls per instruction = (Miss Rate  $_{L1}$  x Hit time $_{L2}$  + Miss Rate  $_{L2}$  x Miss Penalty  $_{L2}$  )\* Memory Reference per Instruction

```
= ((40/1000*10)+(20/1000*200)) *1.5
= 6.6 Clock Cycles
```

## Why Global Miss Rate of 2<sup>nd</sup> Level Cache is Important?

#### Which one is Correct?







## Why Global Miss Rate of 2<sup>nd</sup> Level Cache is Important?





#### First perspective:

Global cache miss rate is very similar to the single cache miss rate of the second level cache.

#### **Second Perspective:**

- •Local cache miss rate is not a good measure of secondary caches.
- •It is a function of the miss rate of the first level cache.
- •Can vary by changing the first level cache.

Note: Global cache miss rate should be used when evaluating second level caches.

## Parameters for choosing 2<sup>nd</sup> Level Cache

- Miss Rate of 2<sup>nd</sup> level cache is function of 1<sup>st</sup> Level Cache.
- Speed of 2<sup>nd</sup> Level Cache will affect the Miss Penalty of 1<sup>st</sup> Level Cache.
- Design of 2<sup>nd</sup> Level cache should compensate all the deficiency in designing of 1<sup>st</sup> Cache.
- Thus, the strategies or Policy used in 2<sup>nd</sup> Level cache need not be same as design of 1<sup>st</sup> Level Cache.



## Parameters for choosing 2<sup>nd</sup> Level Cache



#### Example

Given the data below, what is the impact of second-level cache associativity on its miss penalty?

- Hit time<sub>1,2</sub> for direct mapped = 10 clock cycles.
- Two-way set associativity increases hit time by 0.1 clock cycle to 10.1 clock cycles.
- Local miss rate<sub>1.2</sub> for direct mapped = 25%.
- Local miss rate<sub>L2</sub> for two-way set associative = 20%.

Answer For a direct-mapped second-level cache, the first-level cache miss penalty is

Miss penalty<sub>1-way L2</sub> = 
$$10 + 25\% \times 200 = 60.0$$
 clock cycles

Adding the cost of associativity increases the hit cost only 0.1 clock cycle, making the new first-level cache miss penalty:

Miss penalty<sub>2-way L2</sub> = 
$$10.1 + 20\% \times 200 = 50.1$$
 clock cycles

5<sup>th</sup> Optimization: Giving priority to Read Misses over Write

**Case 1:** Write Back Policy

#### **Scenario**

- P is referred by the Processor.
- P Should replace A.
- A is Dirty

#### **Known Solution**

- Write A back in Memory
- Replace P by A

#### Cache

| Valid<br>Bit | Dirty<br>Bit | TAG   | Data |
|--------------|--------------|-------|------|
| 1            | 1            | 10100 | A=11 |
| 1            | 0            | 10100 | B=5  |
| 1            | 0            | 10100 | C=6  |
|              |              |       |      |

#### **Optimized Solution (Give Priority for CPU Reference / Read)**

- Place A on to buffer to save time.
- Replace P by A, to provide quick access.
- Write A into memory parallelly when Processor is using P.

#### **Main Memory**

| 1010010100000 | A= 0  |
|---------------|-------|
| 1010010100001 | B=5   |
| 1010010100010 | C=6   |
|               |       |
| 0001010100000 | P=100 |
|               |       |
|               |       |
|               |       |
|               |       |



5<sup>th</sup> Optimization: Giving priority to Read Misses over Write

Case 2: Write Through

#### **Scenario**

- P is referred by the Processor.
- P Should replace A.

#### Cache

| Valid<br>Bit | TAG   | Data |
|--------------|-------|------|
| 1            | 10100 | A=11 |
| 1            | 10100 | B=5  |
| 1            | 10100 | C=6  |
|              |       |      |

| A= | 11 |
|----|----|
|----|----|

**Write Buffer** 

#### **Main Memory**

| 1010010100000 | A= 0  |
|---------------|-------|
| 1010010100001 | B=5   |
| 1010010100010 | C=6   |
|               |       |
| 0001010100000 | P=100 |
|               |       |
|               |       |
|               |       |
|               |       |



## 5<sup>th</sup> Optimization: Giving priority to Read Misses over Write

#### Case 2: Write Through

#### **Scenario**

- P is referred by the Processor.
- P Should replace A.

#### **Known Solution**

- Place A on the Write Buffer
- Replace P by A

What may go wrong? If A is referred again!

#### Cache

| Valid<br>Bit | TAG   | Data  |
|--------------|-------|-------|
| 1            | 00010 | P=100 |
| 1            | 10100 | B=5   |
| 1            | 10100 | C=6   |
|              |       |       |

|  | A=11 |
|--|------|
|  |      |

**Write Buffer** 

#### **Main Memory**

| 1010010100000 | A= 0  |
|---------------|-------|
| 1010010100001 | B=5   |
| 1010010100010 | C=6   |
|               |       |
| 0001010100000 | P=100 |
|               |       |
|               |       |
|               |       |
|               |       |



Solution1: Wait till A is written back in Memory

**Solution2: (Give Priority for CPU Reference / Read)** 

Search for A in buffer, if found compare A in Memory,

i. if both are same, Replace.

ii. Otherwise, read from Buffer



Consider the following code sequence.

Ex: STR R3, [R0,512]
LDR R1, [R0.1024])
LDR R2, [R0,512] Assume Direct mapped:

Write –through cache that maps 512 and 1024 to the same block. Four word write buffer that is not checked on a read miss. Will the value in R2 always be equal to the value in R3? o R2!



#### Ans:

- •This is a read-after-write data hazard in memory.
- •The data in R3 are placed into the write buffer after the STR.
- •The following LDR instruction uses the same cache index and is therefore a miss.
- •The second LDR instruction, tries to put the value in location 512 into the register R2.
- •This also results in a miss.
- •If the write buffer hasn't completed writing to location 512 in memory,
- •The read of location 512 will put the old, wrong value into the cache block and then into R2.
- •Without proper precautions, R3 would not be equal to R2!

#### Think About it?







AMAT = L1 Hit time + L1 Miss rate \* L1 Miss penalty

L1 Miss penalty = L2 Hit time + L2 Miss rate \* L2 Miss penalty

L2 Miss penalty = L3 Hit time + L3 Miss rate \* L3 Miss penalty

L3 Miss penalty = Main memory hit time

Main Memory

**Next Session** 



# **Improving Hit Time**



## **THANK YOU**

Dr. D. C. Kiran

Department of Computer Science and Engineering

dckiran@pes.edu

9829935135